University name: Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

### **Abstract**

Fully homomorphic encryption (FHE) allows secure operation of signal processing in the cloud. The encrypted signals that we send to the cloud can be processed without decrypting the signals. Recently, many studies have been done on different variants for the FHE construct. These variants include complex and compute-heavy computational algorithms. As an example of these algorithms; bootstrapping, forward, and reverse FFT transformations can be given. In this study, the Torus (TFHE) fast full homomorphic encryption library was analyzed on an embedded system. NTT has been added to the THFE library, which is thought to be an advantage for embedded systems. With the added NTT, the system was tested Ultra96-V2 and the results were compared. TFHE, which we propose with NTT application, performs better in multiplying ring polynomials than FFT versions of TFHE on embedded platform. Also, Thus, aims to speed up homomorphic NAND gate operation with efficient polynomial multiplication system.

# 1. Introduction

IoT, cloud computing and data analytics can make it possible to collect data effectively and leverage the high computing capacity of cloud computing for applications. However, in IoT applications, the data to be processed by its nature are shared with third parties. In applications with sensitive data, this can cause security concerns. Therefore, the development of these systems has been delayed due to the violation of personal private rights and the disclosure of data that should be kept confidential. As a solution to these privacy concerns, a fully homomorphic encryption scheme can be proposed. Fully Homomorphic encryption (HE) allows one to perform operations on the encrypted data without decrypting the ciphertext. This is a powerful security feature since the system does not need to share the secret key with no one else, e.g., the cloud provider. However, modern HE schemes requires computationally complex operations and these operations need to be accelerated on embedded software systems.

Homomorphic encryption systems can be used in many applications involving sensitive data. For instance, The long-term cardiac health monitoring system designed by Kocabas and Soyata can be given as an example of the application in which contain sensitive data analyzing [1]. In this system, security gaps have been prevented by using the fully homomorphic scheme. Furthermore, fully homomorphic encryption structures can be extended to many applications of sensitive data analyzing. Such as financial services, genomics, secure image analysis. Sathya et al. emphasize about these issues and their usage in real life [2]. As a result of Sathya's work the fully homomorphic

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

scheme has been described as an expensive and time-consuming process and has to be accelerated and improved for real-life application.

Fast implementations of homomorphic encryption schemes depend on efficient polynomial arithmetic; The most time-consuming operation in polynomial arithmetic is high-order polynomial multiplication. Although the potential applications of FHE are very important for sensitive data processing systems, since the vulnerability cannot be detected, it is not currently applicable in practical applications due to its algorithmic complexity and long computational processes. Arithmetic operations on ring polynomials in FHE systems are the most time-consuming operations of these systems. For this reason, there are different methods for ring polynomial multiplication operations in the literature. Although some homomorphic encryption systems based on high-order polynomials are suitable for NTT and FFT, some applications may not be suitable for NTT and FFT, at this point polynomial multiplication systems such as Toom-Cook [3] or Karatsuba [4] may be preferred. But Lattice-Based Fully Homomorphic Encryption systems are suitable for NTT and FFT-based polynomial multiplication. The TFHE full homomorphic encryption library used in this study is also based on the lattice-based encryption structure. Therefore, operations can be performed on FFT or NTT for high-order polynomial computation operations for the TFHE library. FFT is preferred in TFHE and the time complex of polynomial multiplication operation decreases from O(n^2) to O(n.logn) thanks to FFT.

Although the performance of polynomial multiplication using FFT increases, the FHE structure cannot operate in acceptable times due to its high complexity for use in applications. Therefore, there are different FFT-based polynomial multiplication applications proposed for efficient and practical lattice-based encryption systems in different platforms in the literature. These applications aimed to accelerate the system based on software [5,6,7] and hardware [8,9,10].

In this study, we present NTT-based polynomial multiplication for TFHE polynomial computation on embedded software system instead of using FFT-based polynomial multiplication on TFHE.

In addition, many studies can be found in the literature for the acceleration of NTT systems used for polynomial multiplication in lattice-based encryption algorithms in terms of hardware [11, 12, 13] and software [14, 15].

This study aims to observe the efficiency of polynomial multiplications on embedded systems and thus speed up the homomorphic NAND gate operation. Using the NTT-based polynomial multiplication method, the

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

homomorphic NAND gate operation in the TFHE system on the Ultra96-V2 Board has been accelerated with software and hardware-based improvements.

# 2. Theoretical Background

In this section, information that forms the basis of the studies carried out within the scope of the project and that will facilitate the understanding of the processes is given.

# 2.1 Homomorphic Encryption (HE)

Homomorphic encryption was first introduced by Rivest, Shamir, and Adleman in 1978 as the RSA encryption system [16]. This is a well-known public key cryptography that coined the term "homomorphic feature" and provides data security by factoring the factors of two large prime numbers. The homomorphic encryption system is basically defined in 4 stages: Key generation (KeyGen), Encryption(Enc), Decryption(Dec), Evaluaiton (Eval). Basically; KeyGen is for creates a secret key sk or a keypair (a public key pk and a secret key sk). Enc is a function which encrypts a plaintext m, and outputs a ciphertext c. Dec is a function which decrypts a ciphertext c, and outputs a plaintext m. The KeyGen; Enc; Dec steps up to this stage are common across traditional encryption algorithms. However, the Eval function, another step of homomorphic encryption, is specific to the homomorphic encryption algorithm.



University name: Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

Figure 1: Fully Homomorphic Encryption Schematic

An evaluation function which is Eval takes encrypted versions of two plaintexts m1 and m2 and an mathematical operation as the input and outputs an evaluated ciphertext.

Enc(m1) . Enc(m2) = ( [m1] ^e(mod N)) . ( [m2] ^e (mod N))
$$= [(m1 .m2)] ^e (mod N)$$

$$= Enc(m1 . m2)$$

Homomprhic Encryption can be divided into three types according to the number of operation types allowed on the ciphertext; Partial HE, Somewhat HE, Fully HE.

Partial HE: A form of encryption which allows one specific type of computations (addition or multiplication) to be carried out on ciphertext and generate an encrypted result which, when decrypted, matches the result of operations performed on the plaintext. Although the type of transaction that can be used is limited, there is no limit to the number of transactions. The well-know Partial HE scheme is RSA, it allows only multiplication operation and does not support addition operation.

Somewhat HE: Somewhat Homomorphic Encryption (SHE) that allows both addition and multiplication operations on chiphertext, though the number of times to use operation is limited. A well-known Somewhat HE scheme is BGN which allows unlimited number of times to use addition operation, while limits by one the number of times to use multiplication operation and the size of ciphertext is constant.

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

Fully HE: Fully homomorphic encryption allows any operations (essentially both addition and multiplication), and the number of times to use operation any is unlimited. It constructed based on ideal lattices and has a big computation load in memory. Fully homomorphic encryption allows any operations (essentially both addition and multiplication), and the number of times to use operation any is unlimited. It constructed based on ideal lattices and has a big computation load in memory. However, the security of FHE is create strong security guarantees. FHE has a lot of effective applications, especially in cloud environments, and therefore a variety of FHE schemes have been proposed nowadays.

Traditional encryption systems are not fully secure in a 3rd user service such as cloud servers, as the confidentiality of sensitive data must be protected. The homomorphic encryption is a special kind of encryption mechanism that can resolve the security and privacy issues. Unlike the public key encryption, which has three security procedures, i.e., key generation, encryption and decryption; there are four procedures in HE scheme, including the evaluation algorithm as shown in Fig. 1 The HE allows the third party service providers to perform certain type of operations on the user's encrypted data without decrypting the encrypted data, while maintaining the privacy of the users' encrypted data. In homomorphic encryption, if the user wants to query some information on the cloud server, he first encrypts the data and stores the encrypted data in the cloud. Then, after some time, the user sends query information to the cloud server. The cloud server runs a prediction algorithm on encrypted data using HE without knowing the contents of the encrypted data. Then, the cloud returns the encrypted prediction back to the user and the user decrypts the received encrypted data using the user's secret key, while preserving the privacy of his data as show in Fig. 1. In HE, mathematical operation on the plaintext during encryption is equivalent to another operation performed on the cipher text [17]. Let us consider a simple homomorphic operation on the plaintext with the corresponding cipher text operation.

### 2.2 Ring Learning with Errors (Lattice -Based)

Ring-Learning with Errors (RLWE) was first introduced by Lyubashevsky et al. [18]. This is a computationally intensive problem involving many addition and multiplication operations that is believed to be very difficult to solve even with the advancing quantum computer technology. Generally, it was called Learning with Errors over Rings because it uses polynomial rings over finite fields.

The idea behind RLWE is the vectors can be seen as polynomials modulo the nth polynomial which n is a power of 2.

Lyubashevsky et al.showed the security proof of RLWE problem is reducible to worst-case problems on ideal lattices, which is hard for polynomial-time quantum algorithms.

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

**Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

Video Link: <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

With RLWE we use the coefficients of polynomials and which can be added and multiplied within a finite field (Fq) and where all the coefficients will be less than q.

Initially they decided agree on a complexity value of n, and which is the highest coefficient power to be used. Then they create q which is  $2^n-1$ . All the polynomial operations will then be conducted with a module of q and where the largest coefficient value will be q-1.

$$\mathbf{A} = a_{n-1}x^{n-1} + \dots + a_1x + a_1x^2 + a_0$$
(1.1)

Next it divided by  $\Phi(x)$ , which is  $x^n+1$ :

$$\mathbf{A} = (a_{n-1}x^{n-1} + \dots + a_1x + a_1x^2 + a_0) \div (x^n + 1) \tag{1.5}$$

Then generated an error polynomial (e) and a secret polynomial (s):

$$\mathbf{e}_{-}\mathbf{A} = e_{n-1}x^{n-1} + \dots e_2x^2 + e_1x^+e_0 \pmod{q}$$

$$\mathbf{s}_{-}\mathbf{A} = s_{n-1}x^{n-1} + \dots s_2x^2 + s_1x^+s_0 \pmod{q}$$
(1.3)

Created b\_A which is a polynomial created from A, e\_A and s\_A:

$$\mathbf{b}_{-}\mathbf{A} = A \times s_A + e_A \tag{1.4}$$

Generated his own error polynomial e' and a secret polynomial s':

$$\mathbf{e}_{-}\mathbf{B} = e'_{n-1}x^{n-1} + \dots e'_{2}x^{2} + e'_{1}x^{+}e'_{0} \pmod{q}$$

$$\mathbf{s}_{-}\mathbf{B} = s'_{n-1}x^{n-1} + \dots s'_{2}x^{2} + s'_{1}x^{+}s'_{0} \pmod{q}$$

University name: Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

#### **2.3 TFHE**

This library is a C/C++ library which implements the fastest gate-by-gate bootstrapping operations. The library allows operations to be performed on encrypted private data without providing any access. The library includes 10 different binary logic gates with negation and the Mux gate that can operate on ciphertexts. Each binary gate takes about 13 milliseconds time to homomorphic evaluation [tfhe]. Unlike other libraries, the TFHE library has no limits on the number of logic gates used or the headlamps made. As a result of the universal logic gates it contains, it can be compatible with many operations and algorithms. Also with using this universal gates it can be produce all mathematical operations theoretically.

TFHE implements a dedicated Fast Fourier Transformation and uses AVX, AVX2 and FMA assembly vectorization instructions.

FFTW3 processor is default processor in TFHE. TFHE also include the Spqlios-fma library which makes faster than the performance of the FFT. Lastly it has Project Nayuki, that includes two different applications of the fast Fourier transform - one in portable C, and the other using the AVX assembly instructions.

In this study, among the different FFT processors in the TFHE library, the Nayuki Portable processor, which was written in pure C and applicable to every platform, was selected and the result of our study is compared with this processor.

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

# 2.3 Number Theoretic Transform (NTT)

The NTT is basically a form of Discrete Fast Fourier transformation. The NTT is a generalization of the DFT. With a lot of work, it basically lets one perform fast convolutions on integer sequences without any round-off errors. Convolutions are useful for multiplying long numbers or long polynomials, and the NTT is faster than other known methods. The objective of NTT is to multiply 2 polynomials such that the coefficient of the resultant polynomials are calculated under a particular modulo. The benefit of NTT is that all the calculations are done in integers.



Figure 1: NTT Schematic

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

#### 2.4. AXI Stream

AXI Stream is used for high speed transmissions and allows unlimited data burst size. Also, it is not memory mapped. It has single channel for transmission of data. Each AXI4-Stream act as a single unidirectional channel for a handshake data flow. In this communication protocol there are 9 signals, these are shown in Table 1.

TREADY Yes No chanc No change.
Xilinx AXI IP convention:
8 through 4096 bit widths are used by Xilinx AXI IP (estable) TSTRE No change, Generally, the usage of TSTRB is to encode Sparse Streams. TSTRB should not be used only to encode packet remainders. In Xilinx IP, there is only a limited use of Null Bytes to encode the re at the end of packetized streams. TKEEP TKEEP is not used in Xilinx endpoint IP for leading or intermediate null bytes in the middle of a stream. TLAST Indicates the last data beat of a packet.

Omission of TLAST implies a continuous, non-packetized stream No change.

Xilinx AXI IP convention:
Only 1-32 bit widths are used by Xilinx AXI IP (establishes a testing limit) TID TDEST privention: vidths are used by Xilinx AXI IP (establishes a testing limit) No change Xilinx AXI IP convention: Only 1-4096 bit widths are used by Xilinx AXI IP (establishes a testing limit)

Table 1: AXI Stream Signals and Descriptions

It is seen that some of them are required and some of them are optional. Since some of them are optional we used the TVALID, TREADY, TSTRB and TLAST, TDATA channels. TVALID is a master sourced signal, it indicates that the master is driving a valid transfer. TREADY indicates that the slave can accept a transfer in the current cycle. TDATA includes the data to be transmit or received. TLAST signals the last byte of the stream. TSTRB is the byte qualifier that indicates whether the content of the associated byte of TDATA is processed as a data byte or a position byte [19].

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

There is an handshaking process in AXI Stream. The following figure shows the basics of it;



Figure 2: AXI Stream Handshaking Process

For a transfer to take place both TVALID and TREADY must have asserted. The transfer starts when master sends TVALID and gets response with TREADY from slave. Once TVALID is asserted, it must remain asserted until the handshake occurs. But if slave asserts TREADY before TVALID is asserted, it can reassert the signal.

### 3. Method

### 3.1 Analyzing TFHE with TCF Profiling

At the out set, although we know that the most time-consuming function in the Tfhe system is fft transformations, we have identified the most time-consuming function of the TFHE system by utilizing the software profiling system which name is TCF Profiling process provided by Xilinx. As seen in Figure 3, the fft\_transform\_reverse and fft\_transform operations under the Exclusive title are the most time-consuming functions when applying the homomorphic NAND gate operation in the TFHE system while operating on ULTRA96-V2 (Arm). As seen in Figure 3, the fft\_transform\_reverse and fft\_transform operations under the

Exclusive title are the most time-consuming functions when applying the homomorphic NAND gate operation in the TFHE system. Homomorphic NAND gate operation was implemented on the ARM Cortex A5, the processor of the ULTRA96-V2 development board, and it was determined that the most time-consuming functions are FFT based without any development.

**University name:** Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>



Figure 3: Software TCF Profiling for Homomorphic NAND gate on ULTRA96-V2

### 3.2 NTT implementation TFHE

Encrypted data in TFHE is stored in a ring polynomial ring  $\in$  ZQ[X]/(XN + 1). While the TFHE library uses the FFT system to multiply these polynomials, NTT is integrated instead of this system in our project. In this way, it is aimed to operate in the integer domain by getting rid of the burden of processing in the complex domain. Since the data is stored as 64-bit unsigned integer in TFHE, the modulus value selected for the NTT system is selected as 0xfffffff00000001, which is one of the special Mersenne primes that will help speed up the 64-bit long system.

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s

```
Algorithm 1 Cooley-Tukey NTT  \begin{array}{c} \textbf{Input:} \  \, \textbf{A vector } \mathbf{a} = (a[0], a[1], \ldots, a[N-1]) \ \text{and} \ a[i]_{0 \leq i < N} = \text{the} \\ i_{th} \  \, \text{coefficient of} \  \, A(x) \  \, \textbf{mod} \  \, p, \ \text{where} \  \, A(X) = \sum_{k=0}^{N-1} a_k X^k \in \\ Z_Q[X]/(X^N+1) \  \, \text{and} \  \, p \  \, \text{is a prime such that} \  \, p \equiv 1 \  \, \textbf{mod} \  \, 2N. \\ A \  \, \textbf{A vector} \  \, \boldsymbol{\Psi} = (\boldsymbol{\Psi}[0], \boldsymbol{\Psi}[1], \ldots, \boldsymbol{\Psi}[N-1]) \  \, \text{and} \  \, \boldsymbol{\Psi}[i]_{0 \leq i < N} = \\ \psi_{2N,p}^{bit-reverse(i)}. \\ \textbf{Output:} \  \, \mathbf{a} \leftarrow NTT(\mathbf{a}) \  \, \text{in a bit-reverse order.} \\ 1: \  \, t = N \  / \  \, 2 \\ 2: \  \, \textbf{for} \  \, (m=1; \  \, m < N; \  \, m \leftarrow m \cdot 2) \  \, \textbf{do} \\ 3: \  \, \left[ \begin{array}{c} \textbf{for} \  \, (m=1; \  \, m < N; \  \, m \leftarrow m \cdot 2) \  \, \textbf{do} \\ 3: \  \, \left[ \begin{array}{c} \textbf{for} \  \, (j=0; \  \, j < m; \  \, j \leftarrow j+1) \  \, \textbf{do} \\ 4: \  \, \left[ \begin{array}{c} \textbf{for} \  \, (k=j \cdot 2t; \  \, k < j \cdot 2t+t; \  \, k \leftarrow k+1) \  \, \textbf{do} \\ 5: \  \, \left[ \begin{array}{c} \textbf{Butterfly}(a[k], a[k+t], p, \Psi[m+j]) \\ 6: \  \, t = t \  \, / \  \, 2 \end{array} \right] \end{array} \right.
```

Figure 4: Pseudo-Code of NTT Cooley-Tukey Algorithm

The Cooley Tukey algorithm, which can be examined in Figure 4, is integrated into the TFHE system. The algorithm iteratively divides an N-point DFT into k-interspersed N/k-points NTT. Depending on the divisor k, the algorithm is called radix-k NTT, and each division is called a step; the number of stages is logk(N). In TFHE, the encrypted texts is represent with polynomials and the polynomials are defines with 1024 coefficient. For this reason, a 10-stage NTT transformation process is applied in the TFHE system.

```
Algorithm 2 Butterfly operation 

Input: 0 \le A < 4p, 0 \le B < 4p, p, 0 \le \Psi < p

Output: A, B

1: \bar{B} = (B \times \Psi) mod p

2: \bar{B} = A - \bar{B}

3: A = A + \bar{B}
```

Figure 5: Pseudo-Code of butterfly function in NTT Cooley-Tukey Algorithm

The butterfly operation in line 5 of algorithm 1 can be examined in figure 4. As can be seen, although the Cooley-Tukey algorithm is one of the most effective methods for polynomial multiplication, it is based on many modular arithmetic

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

operations. At this point, 0xfffffff00000001 Mersenne Prime I, which is specific to the data type of your system, has been selected.

### 3.2.1 Mersenne Prime for ARM Instruction Set

ARM prime works using the 64-bit prime number 2^64-2^32+1 arithmetic module. With this special number it is possible to calculate x mod p more easily. By getting rid of divide with this special prime, since there is no splitting in the arm instruction set. It becomes possible to design a customized modulation system for the arm processor. The special form p means we can make a mod p routine with just a few scrolling and arithmetic operations.

```
2^64 == 2^32 -1 mod p

2^96 == -1 mod p

2^128 == -2^32 mod p

2^192 == 1 mod p

2^n * 2^(192-n) = 1 mod p

Thus:

x3 * 2^96 + x2 * 2^64 + x1 * 2^32 + x0 mod p

= x2 * 2^64 + x1*2^32 + x0-x3) [using 2^96 mod p = -1]

= (x1+x2) * 2^32 + x0 - x3 - x2 [using 2^64 mod p = 2^32 -1]
```

#### 3.2.2 Special Modular Multiplication Designed with Mersenne Prime for ARM Processors

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

As can be seen in Figure 4, the Cooley-Tukey algorithm is based on modular multiplication. Instead of the modular addition and subtraction in Figure 5, modular multiplication is the most time-consuming function compared to other operations. This is the most time-consuming function of modular multiplication in the butterfly algorithm repeated in NTT.

Thanks to the system-specific prime, the modular multiplication process is avoided by dividing instruction which is much more time-consuming instruction then others. We designed it in Figure 6 and integrated it into the system. In the modular multiplication we designed, we performed the modulation process by applying simple shifting, addition and subtraction operations without applying the division operation.

The mod\_mul function in Figure 6 is designed for 32-bit processor systems, as it runs on the Zed Board Development Board in the early stages of the project. In the ongoing phases of the project, work continued on the Ultra96-V2 and a faster mod\_mul function was obtained by replacing lines 1-10 with a 64-bit multiplication. This algorithm has been shared with you, as applicability to all kinds of platforms is our first goal.

```
Algorithm 3 Software Optimized For Embedded System

mod_mul Function

| uint64_t mod_mul(uint64_t x, uint64_t y, uint64_t p) {
| uint32_t x0 = (uint32_t) x;
| uint32_t x1 = (uint32_t) (x>>32);
| uint32_t y1 = (uint32_t);
| uint32_t y1 = (uint32_t) (y>>32);

| uint64_t x0y0 = (uint64_t) x0 * (uint64_t) y0;
| uint64_t x0y1 = (uint64_t) x0 * (uint64_t) y1;
| uint64_t x1y1 = (uint64_t) x1 * (uint64_t) y1;
| uint64_t x1y1 = (uint64_t) x1 * (uint64_t) y1;
| uint32_t d = (uint32_t) x0y0;
| uint64_t pp1 = (x0y0>>32) + (uint32_t) (x1y0) + (uint32_t) (x0y1);
| uint64_t pp2 = (x1y0>>32) + (x0y1>>32) + (uint32_t) (x1y1);
| uint64_t pp3 = (pp1>>32) + (uint32_t) (pp2)
| uint64_t bpc = (uint32_t) pp3 + (uint64_t) c;
| bpc = ((bpc+(bpc>>32)) <<32) - (bpc>>>32);
| uint64_t mines = ((uint64_t) a + ((uint64_t) (uint32_t) pp3));
| uint64_t mines = ((uint64_t) a + ((uint64_t) (uint32_t) pp3));
| uint64_t plus = bpc+(uint64_t) d;
| if (plus>mines) |
| return (plus - mines);
| else |
| return p - mines + plus; }
```

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

Figure 6: Software Optimized For Embedded System mod\_mul Function

#### 3.2.3 Little trick with burden of function calling mod add and mod mull

Macro directives are defined for mod\_add and mod\_sub operations in the Butterfly algorithm. These directives can be viewed in figure 7.

```
#define mod_add(a, b, modulus) ((modulus - a) > b) ? (a + b) : (a + b - modulus) #define mod_sub(a, b, modulus) (a >= b) ? (a - b) : (modulus - b + a)
```

Figure 7: Macro directives for Mod\_add and Mod\_sub

Thanks to the function definitions mentioned above, the if condition used in the C language has been defined in the most effective way, and thanks to the macro directives, the system has been relieved of the burden of calling the function and acceleration has been achieved.

#### 3.2.4 Off-load computation of Twilled Factors

The twiddle factors used during the butterfly operations are stored in a precomputed table,  $\Psi$ . The number of twiddle factors required doubles at each stage. Merging the powers of the  $\psi 2N$ ,p term in the negacyclic convolution using NTT/INTT with the powers of  $\psi N$ ,p in NTT is also possible in the Cooley-Tukey algorithm [27]. The difference from NTT without negacyclic convolution is that it uses the powers of the 2Nth root of unity for twiddle factors ( $\Psi$  in Algo. 1), which are stored in a bit-reverse order:  $\Psi[j] = \psi$  bit-reverse(j) 2N,p Because the Cooley-Tukey algorithm produces output data in a bit-reverse order, the input data to the algorithm requires bit-reversal permutation (bit-reversing) prior to or after NTT to reorder the output values.

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

In this study, twiddle factors that are calculated specifically for the selected prime and data length and polynomial coefficient are stored in local arrays, thus avoiding the burden of calculating these values and reducing the time spent on NTT and INTT.

By examining the twiddle factor schematic exemplified in Figure 5, it can be understood that the calculation method changes according to the polynomial coefficient.

#### Twiddle Factor:

The same set of W values repeat over and over for different values of n. Also, those that are 180 degrees apart are the negative of each other. These facts are used to make calculating the DFT efficient and help make the FFT possible.



Figure 8: Schematic for Twiddle Factor

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

In this section, the NTT application created based on HLS is explained.

### 3.3.1 HLS Implementation

Experimental Setup Implementation of experiment part of this study can be separated into three main parts: (1) HLS configuration that is used to generate all reconfigurable IP cores and control unit, (2) Vivado configuration that is used to create SoC hardware designs and (3) Vitis configuration that is used to verification of software part of SoC design and to communicate data transfer between hardware and software.

In this study, the HLS implementation is used to create and package the custom. The NTT algorithm is implement on the Vitis HLS 2020.2 tool.

```
#pragma HLS INTERFACE axis register both port=data_OUT
#pragma HLS INTERFACE axis register both port=data_IN
#pragma HLS INTERFACE s_axilite port=cont bundle=CTRL
#pragma HLS INTERFACE s_axilite port=return bundle=CTRL
```

Figure 9: HLS Pragmas for Comminication

The communication protocol of the input and output ports of the custom IP produced with the first two pragmas that can be examined in the figure 9 is defined. The reason why Custom IP is defined as communication protocol AXI Stream is due to the high data transfer load of NTT operating on polynomial arrays with 1024 coefficients. Arrays containing big data, which are transferred only thanks to the data transfer logic between the memories without creating a load on the processor provided by AXI-Stream, have been successfully transmitted to AXI-DMA thanks to these first two pragms.

Thanks to the last two pragmas indicated in the figure 9, a control mechanism has been produced that communicates with the AXI-Lite communication protocol, which ensures the controllability of the custom IP produced by the processor.

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

**Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

```
uint64_t xx[1024] = { 18446744069414584320UL, 281474976710656UL, 18446744069414584320UL, 167777216UL
11529215046608346976UL, 1099511627520UL, 4593599626321920UL, 18446744069414584320UL, 64UL,
11529215046608346976UL, 1717798691380UL, 1099511627520UL, 70368744161280UL, 4593599626321920
134217728UL, 10973741824UL, 8589934592UL, 8719476736UL, 5497581388UL, 1369806511104UL, 35
11529215046068346976UL, 92233729168547758080UL, 1717798691380UL, 1317438933440UL, 109951162752
772656404509522044UL, 526144UL, 576641956076736UL, 5497581388UL, 4318933440UL, 109951162752
6898934592UL, 1813851169326871552UL, 698715352UL, 698115649916062080882177UL, 54975581388
281474976710656UL, 184467418703577748490UL, 2251799813685248UL, 184467264756969108545UL, 181
184377367327228870890UL, 92233728968547758808UL, 18374685375818805825UL, 171798691080L, 137
184422404659787213841UL, 70368744161280UL, 18416715272395620451UL, 562949953209246UL, 181
28823037608466804888UL, 3291437157293746409UL, 64UL, 13237367188167852380UL, 140735340838912UL,
1778841769109866420947UL, 9097061818090360UL, 6502114217679983388UL, 121684674437945488912UL,
178841769109866420947UL, 9097061818090360UL, 6502114217679983388UL, 12164494081822996454UL, 20970618181809360UL, 6502114217679983388UL, 1216442996388
18158513693262871553UL, 264688053892980182UL, 68719476736UL, 7298973816981743824UL, 16146
165408035449150731648UL, 4398846511164UL, 59857225514665996711UL, 184467448035054321673UL, 6281474976710656UL, 12817361905596130840UL, 1844674487055777348940UL, 323843734431972906UL
121104422993088887252UL, 18446640339779878131UL, 10108880516197838384UL, 323843734431972906UL
12124422993088887252UL, 1844666403797871745UL, 1010888051619781, 18446744806944558
17878274521152356338UL, 13738041598553671485UL, 13085895367738UL, 13838343484393734013972906UL
12164422993088887252UL, 18446664031449611738UL, 1010888051619781, 184466744806948558
178782745211523563538UL, 13738041598853677485UL, 110588051619781388834484014, 299732408041, 299738480404, 2979290403898795618884UL, 2954995329040
```

Figure 10: Off load Calculated Twiddle NTT factors

The uint64\_t xx [1024] array specified in Figure 10 specifies the Twiddle factors for the previously calculated NTT. This large array is embedded in the IP so that the transfer load of this array is also blocked. By dividing the array into smaller pieces such as #pragma HLS array\_partition variable=array\_x cyclic/block factor=4 for this array, the memory space can be reduced and thus more effective results can be produced. However, this pragma was not used in this project due to resource throttling in ULTRA96-V2.

#### 3.3.2 NTT Which Is Successfully Performed on HLS

The modular multiplication operation described in Section 3.2.2 involves many shifting and addition operations. Shift operations can produce more effective results at the hardware level. Therefore, the mod\_mul function defined on HLS is designed as a sub-function for ntt\_CT with the name C. NTT operation to this sub-function specified in the source file in Vitis HLS goes to the child. The mathematical approach of this function is detailed in section 3.2.1.

**University name:** Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s

```
extern uint64_t c(uint64_t x, uint64_t y) {
    uint64_t p = 0xffffffff00000001;

uint32_t x0 = (uint32_t)x;
    uint32_t x1 = (uint32_t)(x >> 32);
    uint32_t y0 = (uint32_t)y;
    uint32_t y1 = (uint32_t)(y >> 32);

uint64_t x0y0 = (uint64_t)x0 * (uint64_t)y0;
    uint64_t x0y1 = (uint64_t)x1 * (uint64_t)y1;
    uint64_t x1y0 = (uint64_t)x1 * (uint64_t)y1;

uint64_t x1y1 = (uint64_t)x1 * (uint64_t)y1;

uint32_t d = (uint32_t)x0y0;
    uint64_t pp1 = (x0y0 >> 32) + (uint32_t)(x1y0)+(uint32_t)(x0y1);
    uint32_t c = (uint32_t)pp1;
    uint64_t pp2 = (x1y0 >> 32) + (x0y1 >> 32) + (uint32_t)(x1y1);
    uint64_t pp3 = (pp1 >> 32) + (uint32_t)(pp2);

uint64_t pp3 = (pp2 >> 32) + (x1y1 >> 32);

uint64_t bpc = (uint32_t)pp3 + (uint64_t)c; //1fffffffe max

bpc = ((bpc + (bpc >> 32)) << 32) - (bpc >> 32); //1fffffffe +

uint64_t mines = ((uint64_t)a + ((uint64_t)(uint32_t)pp3));
    uint64_t plus = bpc + (uint64_t)d;

if (plus >= mines)
    return (plus - mines);
    else
    return p - mines + plus;
```

Figure 11: Mod\_Mul (C) in Vitis HLS

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

The loop boundaries of the ntt\_CT function indicated in Figure 12 could not be determined by vivado HLS. Therefore, hardware advantage is provided only at the modular multiply level in this cycle. Since the polynomials found in TFHE have a coefficient of 1024, there is a 10-stage NTT application. Trans\_size value takes 2,4,8,16,32,64,128,256,512,1024 values and performs 10-stage operation. The remaining two

loops inside take variable values depending on the number of stages, but in overall the inner two loops run 512 times.

Figure 12: The main Sub Function Ntt CT

University name: Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

#### 3.3.3 NTT Failed Due to Ultra96's Lack of Resources

The most important part of our project that is promising and open to improvement is explained in this section.

```
// stage0
read_index_0(a_index,b_index);
b_calculation_0(out_y,xin,a_index,b_index);

// stage 1
read_index_1(a_index,b_index);
b_calculation_1(b_out, out_y,b_index, xx);
mod_cal_all(out_x, out_y,a_index,b_index, b_out);

//stage2
read_index_2(a_index,b_index);
b_calculation_2( b_out, out_x,b_index, xx);
mod_cal_all(out_y, out_x,a_index,b_index, b_out);

//stage3
read_index_3(a_index,b_index);
b_calculation_3( b_out, out_y,b_index, xx);
mod_cal_all(out_x, out_y,a_index,b_index, b_out);

//stage4
read_index_4(a_index,b_index);
b_calculation_4( b_out, out_x,b_index, xx);
mod_cal_all(out_y, out_x,a_index,b_index, b_out);

//stage4
read_index_4(a_index,b_index);
b_calculation_4( b_out, out_x,b_index, xx);
mod_cal_all(out_y, out_x,a_index,b_index, b_out);
```

Figure 11: Splitting NTT Stage

NTT stages indicated in Figure 11 are reserved. The reason for this process is that HLS vitis application needs to know the limits of these loops in order to parallelize the for loops and apply the default PIPLINE operation. The NTT designed in this application has 10 stages and each stage has its own unique number of loop variable. For this reason, stage special cycle numbers belonging to 10 stages are determined for 10 different functions, and each stage is divided into 3 separate stages as reading index, calculation, and modular calculation.

In this way, the processing times of the functions can be reduced simply by defining the necessary pragmas in these functions on vitis HLS.

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

By applying the #pragma HLS UNROLL function to the read\_index function in Figure 12, the loop can be split into different parts at the same time. This process has become applicable by calculating the loop values in NTT stages. This process can also be repeated in the modular computation and computation phases. In this way, it can be predicted that the NTT processing time will decrease significantly. In the ongoing stages of our project, it has been decided to work on development cards with higher computational capacity. In this context, the laboratory in the school will be utilized or work will continue on the Development Cards rented on the Cloud with the support received.

**University name:** Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s

```
read_index_5(int a_index[512],int b_index[512]){
         read_index_5:for (int t = 0; t < 32; t++) {
          for (int trans = 0; trans <16; trans++) {</pre>
                                      int i = trans * trans_size + t;
                                      int j = i + (trans_size >> 1);
                                              a_index[count]=i;
                                               b index[count]=j;
         count++;
                               }}
id b_calculation_4(uint64_t b_out[512],uint64_t x[1024],int b_index[512],uint64_t xx[1024]){
wb = xx[wbarr];
    mod_cal_1: for (int t = 0; t < 512; t++) {
pragma HLS unroll factor=4</pre>
                  \begin{aligned} & \text{out}_{x}[a\_index[t]] = mod\_add(x[a\_index[t]], \ b\_out[t], \ 0xffffffff00000001); \\ & \text{out}_{x}[b\_index[t]] = mod\_sub(x[\underbrace{me.a\_index[512]}_{int}t[t], \ 0xffffffff00000001); \end{aligned}
```

Figure 12: Splitting NTT Stage inner Funcitons

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

### 3.3.2 Vivado 2020.2 Implementation

The custom IP developed on Vitis HLS was integrated into the system in the Vivado Design indicated in Figure 13. The data\_IN and data\_Out ports specify uint64\_t type polynomial coefficients entering and exiting the IP. The communication type of these ports is AXI-Stream. In this way, it has become operable with the AXI DMA IP provided by Xilinx. The data\_in port communicates with the memory to stream port, while the data\_out port communicates with the stream to memory port. Polynomial coefficients are successfully obtained from the memory on the development board.



Figure 13: Vivado Design for NTT IP

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

The default values of Xilinx axi\_dma IP are not suitable for the system since the system data type is 64 bits. In this context, the sections marked with red ensured that the DMA IP works in accordance with the system. In this section, the data length that DMA communicates is determined as 64 bits and the maximum transfer size is selected.



Figure 14: AXI-DMA Configuration

**University name:** Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?app=desktop&v=Yz9s4SajXfA&t=5s</a>

#### 3.3.3 Vitis 2020.2 Implementation

The TFHE library works based on C++11 standards. Therefore, in order for the library to work on the development board, complier flags must be set in accordance with C++11. This operation is provided by the -std=c+11 directive.

In addition, the TFHE library performs homomorphic NAND gate operation, and the memory it uses increases to about 300 MB. Since the default stack size determined in the complier is 1KB, this stack size has been increased by applying the necessary operations. After these processes were applied, the required codes from the TFHE library were fragmented and entered into the Vitis platform and run on the ULTRA96-V2.

**University name:** Eskisehir Technical University

List of group members: Batuhan BULUT

**Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

Video Link: <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

# 4. Empirical Results

In Figure 15, there are time outputs of TFHE of a recently published article in the literature performed on raspberry pi.

| FFT implementation of TF |              |            | IE SY       |
|--------------------------|--------------|------------|-------------|
| Algorithms               | Raspberry Pi | Ultra96    | NTT-ULTRA96 |
| KeyGen                   | 68,221 ms    | 60,549 ms  | 38,650 ms   |
| Encryption               | 14.63 ms     | 1.23 ms    | 1.21 ms     |
| Decryption               | 0.456 ms     | 0.069 ms   | 0.069 ms    |
| Bootstrapping            | 172,001 ms   | 12,792 ms  | 7,400 ms    |
| Homomorfik Nand Gate     | -            | 51,139 ms  | 29,725 ms   |
| Addition                 | 278,013 ms   | 255,257 ms | 148,267 ms  |

Figure 15: Raspberry Pi

As seen in figure 15, ULTRA96-V2 produces faster results compared to other development cards even in FFT application.

### 4.1 Software Based Acceleration Results

|                        | Polynomial Multiplication Methods |                     | D ('  |  |
|------------------------|-----------------------------------|---------------------|-------|--|
| Number of Coefficients | NTT                               | FFT Nayuki-Portable | Ratio |  |
| 1024                   | 2.85 ms                           | 7.0ms               | 2.5   |  |
| 2048                   | 6.11 ms                           | 15.28 ms            | 2.5   |  |
| 4096                   | 13.14 ms                          | 32.82 ms            | 2.5   |  |

University name: Eskisehir Technical University

List of group members: Batuhan BULUT

**Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

Video Link: <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

Thanks to the implemented software-based customized modular multiplication and similar improvements, the polynomial multiplication process has been accelerated 2.5 times on the ULTRA96-V2. In this way, the homomorphic NAND gate operation also accelerated by 2.5 times, decreasing from 51139 ms to 29725 ms. Since polynomials with coefficients of 1024 are used in the TFHE system, the acceleration obtained when switching from FFT to NTT integration on the polynomial multiplication in Figure 16 can be observed.



**University name:** Eskisehir Technical University

List of group members: Batuhan BULUT

**Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

Video Link: <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

### 4.2 Hardware Based Acceleration Results

Thanks to the hardware specific IP produced with Vitis HLS, the ntt operation produced results 2.8 times faster.

| Algorithms            | FFT -Ultra96 | NTT-<br>Ultra96 | NTT-Ultra96<br>Hardware<br>Implementation |
|-----------------------|--------------|-----------------|-------------------------------------------|
| Homomorphic NAND Gate | 51,139 ms    | 29,725 ms       | 25,26625 ms                               |



University name: Eskisehir Technical University

**List of group members:** Batuhan BULUT **Supervisor:** Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: https://github.com/DHLSan/FastHomNAND

**Video Link:** <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

### 6. Conclusion

As a result of our studies, it was decided that homomorphic encryption systems should be accelerated to be applicable for practical applications. It has been observed that fully homomorphic encryption systems are extremely suitable for sensitive data processing applications and can be used in applications where transactions will be made on finance, private health data, and data that should be kept confidential in the future. In summary, the Homomorphic Nand gate operation was chosen because it is a universal logic gate where all mathematical operations can be designed in theory. As a result of the improvements in the software part, this process has been accelerated 2.5 times on the Ultra96-V2. As a result of hardware-based developments, the homomorphic NAND gate process has been accelerated 2.8 times in general. Studies will continue on this system, which is expected to obtain much more acceleration coefficients in future studies. On TFHE, there is a repeated NTT operation. Parallelization may also be possible for this operation in an upper function. My work that will continue next month will be to accelerate this system more effectively.

**University name:** Eskisehir Technical University **List of group members:** Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

Video Link: <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

# References

Ovunc Kocabas and Tolga Soyata. Towards privacy-preserving medical cloud computing using homomorphic encryption. InVirtual and MobileHealthcare: Breakthroughs in Research and Practice, pages 93–125.IGI Global, 2020.

- [1] Sathya, S.S., Vepakomma, P., Raskar, R., Ramachandra, R. and Bhattacharya, S., 2018. A review of homomorphic encryption libraries for secure computation. *arXiv preprint* arXiv:1812.02428.
- [2] Toom, A.L.: The complexity of a scheme of functional elements realizing the multiplication of integers. In: Soviet Mathematics Doklady, vol. 3, pp. 714–716 (1963)
- [3] Karatsuba, A.A., Ofman, Y.P.: Multiplication of many-digital numbers by automatic computers. In: Doklady Akademii Nauk, vol. 145, pp. 293–294. Russian Academy of Sciences (1962)
- [4] Thanh-Hoang, T., Shambayati, A., Deutschbein, C., Hoffmann, H. and Chien, A.A., 2014, September. Performance and energy limits of a processor-integrated fft accelerator. In *2014 IEEE High Performance Extreme Computing Conference (HPEC)* (pp. 1-6). IEEE.
- [5] De Clercq, R., Roy, S.S., Vercauteren, F. and Verbauwhede, I., 2015, March. Efficient software implementation of ring-LWE encryption. In *2015 Design, Automation & Test in Europe Conference & Exhibition (DATE)* (pp. 339-344). IEEE.
- [6] Liu, Z., Azarderakhsh, R., Kim, H. and Seo, H., 2017. Efficient software implementation of ring-LWE encryption on IoT processors. *IEEE Transactions on Computers*
- [7] Thanawala, N., 2021. *Hardware Acceleration of Polynomial Multiplication using Pipelined FFT* (Doctoral dissertation, UC Irvine).
- [8] Millar, K., Łukowiak, M. and Radziszowski, S., 2019, December. Design of a flexible Schönhage-Strassen FFT polynomial multiplier with high-level synthesis to accelerate HE in the cloud. In 2019 International Conference on ReConFigurable Computing and FPGAs (ReConFig) (pp. 1-5). IEEE.
- [9] Pöppelmann, T., Naehrig, M., Putnam, A. and Macias, A., 2015, September. Accelerating homomorphic evaluation on reconfigurable hardware. In *International workshop on cryptographic hardware and embedded systems* (pp. 143-163). Springer, Berlin, Heidelberg.
- [10] Roy, S.S., Turan, F., Jarvinen, K., Vercauteren, F., Verbauwhede, I.: Fpga-based highperformance parallel architecture for homomorphic computing on encrypted data. Cryptology ePrint Archive, Report 2019/160 (2019)

**University name:** Eskisehir Technical University **List of group members:** Batuhan BULUT

Supervisor: Assist. Prof. Dr. Ismail San

Email of students and Supervisor: Batuhanbulut9196@gmail.com

Which board you used: Ultra96-V2

GitHub Link: <a href="https://github.com/DHLSan/FastHomNAND">https://github.com/DHLSan/FastHomNAND</a>

**Video Link:** <a href="https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s">https://www.youtube.com/watch?v=Yz9s4SajXfA&t=5s</a>

- [11] Sinha Roy, S., J¨arvinen, K., Vliegen, J., Vercauteren, F., Verbauwhede, I.: Hepcloud: An fpga-based multicore processor for fv somewhat homomorphic function evaluation. IEEE Transactions on Computers 67(11), 1637–1650 (2018). DOI 10.1109/TC.2018.2816640
- [12] 6. Riazi, M.S., Laine, K., Pelton, B., Dai, W.: Heax: An architecture for computing on encrypted data. In: Proceedings of the Twenty-Fifth International Conference on Architectural Support for Programming Languages and Operating Systems, ASPLOS '20, p. 1295–1309. Association for Computing Machinery, New York, NY, USA (2020). DOI 10.1145/3373376.3378523. URL https://doi.org/10.1145/3373376.3378523
- [13] Al Badawi, A., Veeravalli, B., Aung, K.M.M.: Faster number theoretic transform on graphics processors for ring learning with errors based cryptography. In: 2018 IEEE International Conference on Service Operations and Logistics, and Informatics (SOLI), pp. 26–31. IEEE (2018)
- [14] 6. Al Badawi, A., Veeravalli, B., Mun, C.F., Aung, K.M.M.: High-performance fv somewhat homomorphic encryption on gpus: An implementation using cuda. IACR Transactions on Cryptographic Hardware and Embedded Systems pp. 70–95 (2018)
- [15] Rivest, R.L., Shamir, A. and Adleman, L., 1978. A method for obtaining digital signatures and public-key cryptosystems. *Communications of the ACM*, *21*(2), pp.120-126.
- [16] Fontaine, C. and Galand, F., 2007. A survey of homomorphic encryption for nonspecialists. *EURASIP Journal on Information Security*, 2007, pp.1-10.
- [17] Bos, J.W., Costello, C., Naehrig, M. and Stebila, D., 2015, May. Post-quantum key exchange for the TLS protocol from the ring learning with errors problem. In 2015 IEEE Symposium on Security and Privacy (pp. 553-570). IEEE.
- [18] <a href="https://www.xilinx.com/support/documentation/ip\_documentation/ug761\_axi\_reference\_guide\_.pdf">https://www.xilinx.com/support/documentation/ip\_documentation/ug761\_axi\_reference\_guide\_.pdf</a>